Study of SEU effects in circuits developed in 110 nm CMOS technology
D. Calvo*, P. De Remigis, M. Fisichella, R. Wheadon, A. Zambanini, S. Mattiazzo, E. Verroi and F. Tommasino
Pre-published on:
March 06, 2020
Published on:
April 21, 2020
Abstract
Channel configuration registers of a full size prototype for the custom readout circuit of silicon double-sided microstrips of PANDA Micro Vertex Detector were tested for upset effects. The ASIC is developed in a commercial 110 nm CMOS technology and implements both Triple Modular Redundancy and Hamming Encoding techniques. Results from tests with ion and proton beams show the robustness level of these two techniques against the upset effects and allow the evaluation of that commercial 110 nm technology in the PANDA experiment.
DOI: https://doi.org/10.22323/1.370.0126
How to cite
Metadata are provided both in "article" format (very similar to INSPIRE) as this helps creating
very compact bibliographies which can be beneficial to authors and
readers, and in "proceeding" format
which is more detailed and complete.